November 1993 Rev

# *EL2006/EL2006A*

### High Gain Fast FET Input Op Amp

#### **Features**

- 90 dB open loop gain
- 450 V/μs slew rate
- 40 MHz bandwidth
- No thermal tail
- 3 mV max input offset voltage
- Offset nulls with single pot
- No compensation required for gains above 50
- Peak output current to 200 mA
- Pin compatible with LH0032
- 80 dB common mode rejection

#### **Ordering Information**

| Part No.      | Temp. Range     | Pkg. | Outline# |
|---------------|-----------------|------|----------|
| EL2006CG      | -25°C to +85°C  | TO-8 | MDP0002  |
| EL2006G       | -55°C to +125°C | TO-8 | MDP0002  |
| EL2006G/883B  | -55°C to +125°C | TO-8 | MDP0002  |
| EL2006ACG     | -25°C to +85°C  | TO-8 | MDP0002  |
| EL2006AG      | -55°C to +125°C | TO-8 | MDP0002  |
| EL2006AG/883G | -55°C to +125°C | TO-8 | MDP0002  |

#### **Connection Diagrams**



#### **General Description**

The EL2006/EL2006A are high slew rate, wide bandwidth, high input impedance, high gain and fully differential input operational amplifiers. They exhibit excellent open loop gain characteristics making them suitable for a broad range of high speed signal processing applications. These patented devices have open loop gains in excess of 86 dB making the EL2006/ EL2006A ideal choices for current mode video bandwidth digital to analog converters of 10 bits or higher resolution. The EL2006's FET input structure, high slew rate, and high output drive capability allow use in applications such as buffers for flash converter inputs. In general, the EL2006/EL2006A allow the user to take relatively high closed loop gains without compromising gain accuracy or bandwidth.

The EL2006/EL2006A are pin compatible with the popular industry standard ELH0032/ELH0032A offering comparable bandwidth and slew rate, while offering significant improvements in open loop gain, common mode rejection and power supply rejection.

Elantec facilities comply with MIL-I-45208A and MIL-STD-1772 certified. Elantec's Military devices comply with MIL-STD-883 Class B Revision C and are manufactured in our rigidly controlled, ultra-clean facilities in Milpitas, California. For additional information on Elantec's Quality and Reliability Assurance Policy and procedures request brochure ORA-1.

# Simplified Schematic (12) **4** 6 Manufactured under U.S. Patent No. 4,746,877

Note: All information contained in this data sheet has been carefully checked and is believed to be accurate as of the date of publication; however, this data sheet cannot be a "controlled document". Current revisions, if any, to these

### High Gain Fast FET Input Op Amp

#### Absolute Maximum Ratings (TA = 25°C)

Supply Voltage  $T_{\mathbf{A}}$ Operating Temperature Range  $v_{IN}$ Input Voltage EL2006, EL2006A -55°C to +125°C Differential Input Voltage 30V EL2006C, EL2006AC  $-\,25^{\circ}\text{C}$  to  $\,+\,85^{\circ}\text{C}$ Peak Output Current (Note 1)  $\pm\,200~mA$ 175°C  $I_{OUT}$  $T_{J}$ Operating Junction Temperature  $P_{\mathrm{D}}$ Power Dissipation

Storage Temperature -65°C to +150°C  $T_{\mbox{\scriptsize A}}=\,25^{\circ}\mbox{\scriptsize C}$  1.5W, derate 100°C/W to  $\,\pm\,125^{\circ}\mbox{\scriptsize C}$ Lead Temperature

 $T_C = 25^{\circ}C$  2.2W, derate  $70^{\circ}C/W$  to  $+125^{\circ}C$ (Soldering 10 seconds) 300°C

#### Important Note:

Ш

All parameters having Min/Max specifications are guaranteed. The Test Level column indicates the specific device testing actually performed during production and Quality inspection. Elantec performs most electrical tests using modern high-speed automatic test equipment, specifically the LTX77 Series system. Unless otherwise noted, all tests are pulsed tests, therefore  $T_J = T_C = T_A$ .

100% production tested and QA sample tested per QA test plan QCX0002. Ι  $\mathbf{II}$  $100\,\%$  production tested at  $T_{\rm A}=25^{\rm o}{\rm C}$  and QA sample tested at  $T_{\rm A}=25^{\rm o}{\rm C}$  ,

 $T_{\mbox{\footnotesize MAX}}$  and  $T_{\mbox{\footnotesize MIN}}$  per QA test plan QCX0002. QA sample tested per QA test plan QCX0002.

IVParameter is guaranteed (but not tested) by Design and Characterization Data. Parameter is typical value at  $T_A = 25^{\circ} C$  for information purposes only.

#### DC Electrical Characteristics $v_S = \pm 15V$ , $\tau_{MIN} < \tau_A < \tau_{MAX}$

|                          |                                 | Test Conditions                                              |      | EL  | 2006 |               | EL2006C |     |     |               |       |
|--------------------------|---------------------------------|--------------------------------------------------------------|------|-----|------|---------------|---------|-----|-----|---------------|-------|
| Parameter                | Description                     |                                                              | Min  | Тур | Max  | Test<br>Level | Min     | Тур | Max | Test<br>Level | Units |
| Vos                      | Offset Voltage                  | $T_{\rm J}=25^{\circ}{ m C}$                                 |      |     | 5    | I             |         |     | 5   | I             | mV    |
|                          |                                 |                                                              |      |     | 10   | I             |         |     | 10  | III           | mV    |
| $\Delta V_{OS}/\Delta T$ | Offset Voltage Drift            |                                                              |      | 15  |      | v             |         | 15  |     | v             | μV/°C |
| IB                       | Bias Current                    | $T_{\rm J} = 25^{\circ}{\rm C}$                              |      |     | 100  | I             |         |     | 500 | I             | pA    |
|                          |                                 |                                                              |      | 1   | 10   | I             |         | 1   | 10  | III           | nA    |
| I <sub>OS</sub>          | Offset Current                  | $T_{\rm J} = 25^{\circ}{\rm C}$                              |      |     | 25   | I             |         |     | 50  | I             | pA    |
|                          |                                 |                                                              |      | 0.2 | 2.5  | I             |         | 0.2 | 2.5 | III           | nA    |
| $V_{\mathrm{CM}}$        | Common Mode Range               |                                                              | ±10  |     |      | I             | ±10     |     |     | II            | v     |
| CMRR                     | Common Mode<br>Rejection Ratio  | $\Delta V_{IN} = \pm 10V$                                    | 70   | 80  |      | I             | 70      | 80  |     | II            | dB    |
| PSRR                     | Power Supply<br>Rejection Ratio | $\pm 5V \le V_S \le \pm 15V$                                 | 70   | 88  |      | I             | 70      | 88  |     | II            | dB    |
| A <sub>VOL</sub>         | Large Signal<br>Voltage Gain    | $R_L = 1 k\Omega, V_{OUT} = \pm 10V,$<br>$T_J = 25^{\circ}C$ | 74   | 90  |      | I             | 74      | 90  |     | I             | dB    |
|                          |                                 | $R_L = 1 k\Omega, V_{OUT} = \pm 10V$                         | 80   |     |      | I             | 74      |     |     | III           | dB    |
| vo                       | Output Voltage Swing            | $R_{L} = 1 k\Omega$                                          | ±12  |     |      | I             | ±12     |     |     | II            | v     |
| I <sub>OUT</sub>         | Output Current                  | $V_{OUT} = \pm 10V,$ $T_{J} = 25$ °C, (Note 1)               | ±100 |     |      | I             | ±100    |     |     | I             | mA    |
| $I_{CC}$                 | Supply Current                  |                                                              |      | 20  | 23   | I             |         | 20  | 23  | II            | mA    |

### High Gain Fast FET Input Op Amp

#### DC Electrical Characteristics — Contd.

 $V_S=~\pm 15 V,\, T_{MIN} \le T_A \le T_{MAX}$  (Note: These tests are in addition to those listed above.)

|                          |                              |                                                                          | EL2006A |     |     |               | EL2006AC |     |     |               |       |
|--------------------------|------------------------------|--------------------------------------------------------------------------|---------|-----|-----|---------------|----------|-----|-----|---------------|-------|
| Parameter                | Description                  | Test Conditions                                                          | Min     | Тур | Max | Test<br>Level | Min      | Тур | Max | Test<br>Level | Units |
| Vos                      | Offset Voltage               | $T_{J} = 25^{\circ}C$                                                    |         |     | 3   | I             |          |     | 3   | I             | mV    |
| $\Delta V_{OS}/\Delta T$ | Offset Voltage Drift         |                                                                          |         | 15  | 25  | I             |          | 15  | 25  | I             | μV/°C |
| A <sub>VOL</sub>         | Large Signal<br>Voltage Gain | $T_{ m J}=25^{ m o}$ C, $R_{ m L}=1~{ m k}\Omega$ , $V_{ m OUT}=\pm10$ V | 74      | 90  |     | I             | 74       | 90  |     | II            | dB    |
|                          |                              | $R_{L} = 1 k\Omega, V_{OUT} = \pm 10V$                                   | 74      |     |     | I             | 74       |     |     | III           | dB    |

#### AC Electrical Characteristics $V_S = \pm 15V$ , $R_L = 1 \text{ k}\Omega$ , $T_J = 25^{\circ}\text{C}$ (See AC Test Circuits)

|                  |                                  |                                                | EL2006, EL2006A |     |     |               | EL2006C, EL2006AC |     |     |               |                |
|------------------|----------------------------------|------------------------------------------------|-----------------|-----|-----|---------------|-------------------|-----|-----|---------------|----------------|
| Parameter        | Description                      | Test Conditions                                | Min             | Тур | Max | Test<br>Level | Min               | Тур | Max | Test<br>Level | Units          |
| t <sub>r</sub>   | Rise Time                        | $A_{V} = 10V, V_{OUT} = 1 V_{P-P}$             |                 | 18  |     | v             |                   | 18  |     | V             | ns             |
|                  |                                  | $A_{V} = 1V, V_{OUT} = 1 V_{P-P}$              |                 | 12  | 15  | I             |                   | 12  | 15  | I             | ns             |
| SR               | Slew Rate (Note 2)               | $A_{V} = 1V, V_{OUT} = 20 V_{P-P}$             | 350             | 450 |     | I             | 350               | 450 |     | I             | V/µs           |
| t <sub>s</sub>   | Settling Time to 1.0%            | $A_{V} = -1V, V_{OUT} = 10 V_{P-P}$            |                 | 90  |     | v             |                   | 90  |     | v             | ns             |
| t <sub>s</sub>   | Settling Time to 0.1%            | $A_{V} = -1V, V_{OUT} = 10 V_{P-P}$            |                 | 160 |     | v             |                   | 160 |     | v             | ns             |
| t <sub>s</sub>   | Settling Time to 0.01%           | $A_{V} = -1V, V_{OUT} = 10 V_{P-P}$            |                 | 250 |     | v             |                   | 250 |     | v             | ns             |
| GBW              | Gain Bandwidth Product           | $A_V \ge 20V$                                  |                 | 500 |     | v             |                   | 500 |     | v             | MHz            |
|                  | Pull Power<br>Bandwidth (Note 3) | $V_{OUT} = \pm 10V$                            | 5.5             | 7   |     | I             | 5.5               | 7   |     | I             | MHz            |
|                  | Unity Gain Bandwidth             | $C_{A} = 8 \text{ pF}, C_{B} = 100 \text{ pF}$ |                 | 40  |     | v             |                   | 40  |     | v             | MHz            |
| e <sub>N</sub>   | Noise Voltage                    | 1 kHz to 1 MHz                                 |                 | 20  |     | v             |                   | 20  |     | V             | $nV/\sqrt{Hz}$ |
| $t_{\mathrm{D}}$ | Small Signal Delay               | $A_V = 1V$                                     |                 | 13  | 15  | I             |                   | 13  | 15  | I             | ns             |
| $C_{IN}$         | Input Capacitance                |                                                |                 | 2   |     | v             |                   | 2   |     | v             | pF             |

Note 1:  $T_J = 25$ °C, duty cycle < 1%, pulse width < 10  $\mu$ s.

Note 2: Slew rate is measured at the 25% and 75% points.

Note 3: The Full Power bandwidth is guaranteed by testing slew rate.

#### **EL2006 Recommended Compensation**

(See Figure 1)

| (=====)          |                |                |           |              |                           |  |  |
|------------------|----------------|----------------|-----------|--------------|---------------------------|--|--|
| A <sub>VOL</sub> | C <sub>A</sub> | C <sub>B</sub> | $R_{S^+}$ | $ m R_{S^-}$ | $\mathbf{R}_{\mathbf{F}}$ |  |  |
| +1               | 5-8 pF         | 100 pF         | 2k        | Open Circuit | 100                       |  |  |
| -1 to +5         | 5 pF           | 68 pF          | 0         | < 1k         | 1k                        |  |  |
| ±10              | 5 pF           | 10 pF          | < 1k      | 1k           | > 10k                     |  |  |
| > ± 20           | 3 pF           | 10 pF          | < 1k      | 1k           | > 20k                     |  |  |

Note: Use a small capacitor of about 1 pF in parallel with  $R_{\rm F}$  to compensate for stray input capacitance.



Figure 1

### High Gain Fast FET Input Op Amp

#### **Typical Performance Curves**













#### **Applications Information**

#### General

The EL2006 was designed to overcome the gain and stability limitations of prior high speed FET input operational amplifiers like the LH0032. Open loop gain is typically 90 dB allowing gain setting to 12-bit accuracy. This new design also

eliminates "thermal tail", which is the tendency for the gain to diminish at very low frequencies to DC due to thermal feedback. The EL2006 is also easier to stabilize than earlier designs, thanks to an Elantec proprietary internal compensation technique which eliminates the "second stage bump." The EL2006 open loop gain

### High Gain Fast FET Input Op Amp

#### Applications Information — Contd.

characteristic is well behaved well beyond the unity gain frequency so that spurious ringing or oscillation in the 100 MHZ-200 MHz region is avoided. Finally, we have provided temperature compensation so that gain and stability are relatively constant over temperature.

These improvements are provided in a configuration which is plug compatible with LH0032 and similar products so that designers can easily upgrade their system performance without extensive re-design. In most cases, the EL2006 can be used to replace LH0032 with no change in external compensation.

#### Video DAC Amplifiers

A typical application for the EL2006 is to provide gain for video signals. In the example shown, the EL2006 provides a gain of 2 with settling time around 35 ns to 10 mV.

#### **Power Supply Decoupling**

The EL2006/EL2006A, like most high-speed circuits, is sensitive to layout and stray capacitance. Power supplies should be bypassed as near to pins 10 and 12 as possible with low inductance capacitors such as 0.01  $\mu F$  disc ceramics. Compensation components should also be located close to the appropriate pins to minimize stray reactances.

#### **Input Current**

Because the input devices are FETs, the input bias current may be expected to double for each  $11^{\circ}$ C junction temperature rise. This characteristic is plotted in the typical performance characteristics graphs. The device will self-heat due to internal power dissipation after application of power, thus raising the FET junction temperature  $40^{\circ}$ C- $60^{\circ}$ C above the free-air ambient temperature when supplies are  $\pm 15$ V. The device temperature will stabilize within 5-10 minutes after application of power, and the input bias currents measured at the time will be indicative of normal operating currents. An additional rise will occur as power is delivered to a load due to additional internal power dissipation.

#### **Power Dissipation**

There is an additional effect on input bias current as the input voltage is changed. The effect, common to all FETs, is an avalanche-like increase in gate current as the FET gate-to-drain voltage is increased above a critical value, depending on FET geometry and doping levels. This effect will be noted as the input voltage of the EL2006 is taken below ground potential when the supplies are  $\pm\,15V$ . All of the effects described here may be minimized by operating the device with  $V_S\,\leq\,\pm\,15V$ .

These effects are indicated in the typical performance curves.

#### **Input Capacitance**

The input capacitance to the EL2006/EL2006A is typically 2 pF and thus may form a significant time constant with high value resistors. For optimum performance, the input capacitance to the inverting input should be compensated by a small capacitor across the feedback resistor. The value is strongly dependent on layout and closed loop gain, but will typically be in the neighborhood of several picofarads.

In the non-inverting configuration, it may be advantageous to bootstrap the case and/or a guard conductor to the inverting input. This serves both to divert leakage currents away from the non-inverting input and to reduce the effective input capacitance. A unity gain follower so treated will have an input capacitance under a 1 pF.



### High Gain Fast FET Input Op Amp

#### Applications Information — Contd.

#### Heatsinking

While the EL2006/EL2006A are specified for operation without any explicit heatsink, internal power dissipation does cause a significant temperature rise. Improved bias current performance can thus be obtained by limiting this tempera-

Voltage Follower  $(A_V = +1)$ Large Signal Pulse Response



2006-12

 $V_{S}=~\pm 15V,\,V_{IN}=~+10V$  to ~-10V and ~-10V to ~+10V

ture rise with a small heat sink such as the Thermalloy No. 2241 or equivalent. The case of the device has no internal connection, so it may be electrically connected to the sink if this is advantageous. Be aware, however, that this will affect the stray capacitances to all pins and may thus require adjustment of circuit compensation values.

#### Large Signal Pulse Response Test Circuit



2006\_7

#### **EL2006 Settling Time Test Circuit**



 $R_L = 2\,K\Omega\,I\,I\,2\,K\Omega\,I\,I\,500\,\Omega \approx 333\,\Omega$ 

2006-

#### **Inverting Unity Gain**



2006-9

#### **Inverting Gain of 10**



2006-1

2006-11

#### **Burn-In Circuit**



Pin Numbers are for TO-8 package. LCC uses the same schematic.

### High Gain Fast FET Input Op Amp

#### EL2006 Macromodel

```
* Connections:
                    + input
                          -input
                                + Vsupply
                                       -Vsupply
                                             Comp 3
                                                   Comp 4
                                                        Comp 2
                                                              Output
.subckt M2006
                                12
                                      10
.model qfa njf (vto = -2.5V beta = 1.11e -3 cgd = 2pF cgs = 5pF m = 0.3744)
.model qp pnp (is = 5E - 14 bf = 150 vaf = 100 ikf = 100mA tf = .53nS vtf = 0 ise = 1 nA,
+ cjc = 4pF cje = 5.7pF tr = 170nS rb = 3 br = 5 mje = .32 mjc = .43 xtb = 2.1 ne = 4
+ isc = 1nA nc = 4 itf = .4 vtf = 4 xtf = 6)
.model qn npn (is = 5e-14 bf = 150 vaf = 800 ikf = 200mA tf = .54nS vtf = 0
+\,cjc=4pF\,\,cje=5pF\,\,rb=3\,\,br=5\,\,mje=.42\,\,mjc=.23\,\,tr=200nS\,\,xtb=2.1
+ ise = 4nA ne = 4 isc = 4nA nc = 4 itf = .4 vtf = 4 xtf = 2)
.model qfb njf (vto = -2.8V beta = 4e-3 cgd = 7pF cgs = 8pF lambda = 4e-3)
.model zener d (bv = 2.49V ibv = 1mA)
* Resistors and Capacitors
r1 12 4 700
r2 12 3 700
r3 12 105 160
r4 103 100 10
r5 108 100 10
r6 12 101 22K
r7 113 11 10
r8 11 112 10
r9 102 10 407
cs2 10 116 100pF
* Transistors and Diodes
j1a 4 5 103 qfa
j1b 3 6 108 qfa
j2 111 10 116 qfb
q1 104 4 105 qp
q2 2 3 105 qp
q3 114 11 104 qp
q4 12 2 113 qn
q5 10 111 112 qp
q6 2 2 110 qn
q7 111 111 110 qp
q8 100 101 102 qn
d1 10 117 zener
q9 101 101 117 qn
q10 114 114 10 qn
q11 116 114 10 qn
.ends
```

### High Gain Fast FET Input Op Amp



High Gain Fast FET Input Op Amp

#### General Disclaimer

Specifications contained in this data sheet are in effect as of the publication date shown. Elantec, Inc. reserves the right to make changes in the circuitry or specifications contained herein at any time without notice. Elantec, Inc. assumes no responsibility for the use of any circuits described herein and makes no representations that they are free from patent infringement.



Elantec, Inc. 1996 Tarob Court Milpitas, CA 95035

Telephone: (408) 945-1323

(800) 333-6314 Fax: (408) 945-9305

European Office: 44-71-482-4596

#### WARNING — Life Support Policy

Elantec, Inc. products are not authorized for and should not be used within Life Support Systems without the specific written consent of Elantec, Inc. Life Support systems are equipment intended to support or sustain life and whose failure to perform when properly used in accordance with instructions provided can be reasonably expected to result in significant personal injury or death. Users contemplating application of Elantec, Inc. products in Life Support Systems are requested to contact Elantec, Inc. factory headquarters to establish suitable terms & conditions for these applications. Elantec, Inc.'s warranty is limited to replacement of defective components and does not cover injury to persons or property or other consequential damages.